

# Advanced VLSI Design EE 7325

# Comparison of a 32-bit Behavioral Multiplier and Booth-2 Algorithm Multiplier

Mark Ripley Sears (mrs171030) Navya Sri Sreeram (nxs161131)

| Pin Pitch                           | 0.26um       |
|-------------------------------------|--------------|
| Design #1: Behavioral<br>Multiplier | 7,658 Cells  |
| Design #2:<br>Booth-2 Algorithm     | 23,598 Cells |

08/06/2018

#### 32-bit Multiplier Design

In this project, two multiplier designs were synthesized and the tradeoffs are compared.

#### 1) Design #1: Behavioral Multiplier (X\*Y)

A default synthesis tool inferred 32x32 bit multiplier design was synthesized and simulated.

#### 2) Design #2: Booth-2 Algorithm Multiplier with CLA adder

A 32-bit multiplier design that uses the Booth-2 algorithm to reduce the number of partial products was synthesized and simulated. The verilog implementation consists of three stages:

- 1. Compute 16 partial products (using Booth-2 reduces partial products by half)
- Compression of partial products into two 64-bit rows.
- 3. Final fast 64-bit carry look-ahead adder to compute the final product.



Figure 1: Partial Products for 8-bit Multiplier using booth algorithm

# **Multiplier Block Diagram**

Both the designs have 65 input pins and 64 output pins.



# **Verilog Code Description**

The full Verilog code used for both designs can be found in the Appendix. For Design #1, the verilog is simple and entirely behavioral, letting the synthesizer do the hard work of multiplication. Design #2 uses a hierarchical approach to specify and generate the logic. Modules are written to generate the partial products, compressors, and CLA adder. The top level multiplier module instantiates many copies of these modules. A parameter "WIDTH" was used to specify the number of bits in the multiplier, and generate-for loops were used to instantiate many modules.

#### **Partial Products:**

A 32-bit Booth-2 multiplier will have 16 partial products (PP). To compute each PP a module "booth2PP\_32b" was created. It uses the multiplicand and 3 of the multiplier bits to correctly compute a single partial product. Signals "neg", "single", and "double" are determined by the 3 multiplier bits based on the Booth-2 method. Then, the partial product is modified based on these signals:

- If neither the "single" or "double" is true, then the PP is all 0's.
- If the "double" signal is true, then the PP is shifted left.
- If the "neg" signal is true, then the PP is inverted and a 1 is added.

Each partial product is 33 bits. The extra bit accounts for shifting left. Since there are 16 partial products for a 32-bit multiplier, our design instantiates 16 of the Booth-2 modules. Using Booth-2 is beneficial because it halves the number of PPs and reduces the size of the compressors.

#### **Compressors:**

A "compressor" module was created to compress each PP column into only 2 rows of bits. This is simply a large tree of full adders. For our design, we used a 17 bit compressor for each column of PPs. The 17th bit is required for certain cases of the multiplier. For n=17, each module contains 15 full adders, and has 14 pass-carries in addition to the outputs "Sum" and " $C_{drop}$ ". Since the product will have 64 bits, our design instantiates 64 of these compressors. The sign extend bits are a function of the MSB of a PP and are added as inputs to certain compressors. The extra "add 1" for computing the 2's complement of a PP is also added as an input to certain compressors. A carefully crafted generate-for loop is used to instantiate all the compressors.

Admittedly, using 17-bit compressors for all columns is inefficient because many columns will always have 0's as their inputs, so some of the full adders will always be adding 0. This is actually a trade off between design complexity and area/power consumption. To get the minimum area, more effort would need to be put into organizing these compressors and avoid adding all the 0's.

#### **Carry-Lookahead Adder**

The final part of the multiplier is the fast adder. A carry-lookahead tree module is implemented to precompute all the carries to speed this up. For a 64-bit adder, the lookahead trees get quite large and are only tractable in verilog through careful use of generate loops. In an attempt to minimize overall delay at the expense of area and power, 16 lookahead trees were used. The leftmost bit of each tree being the 16 MSBs. For 64-bits, each tree consisted of 6 layers  $(2^6 = 64)$ .

Each lookahead tree consists of nodes which represent group "Generates" and "Propagates". A verilog module was created to instantiate each tree, which computes these Generates and Propagates.

# Generate Propagate Single bit $G^0_0 = A \& B$ $P^0_0 = A + B$ Group $G^1_0 = G^0_1 + (P^0_1 \& G^0_0)$ $P^1_0 = P^0_1 \& P^0_0$

<u>Logical Formulas for computing Generates and Propagates</u>

The verilog module for the carry-lookahead adder instantiated 16 trees and uses them to compute each carry without the need for a ripple carry. For example, the 16 MSB carries can be found using the top level group generate of each tree:

Carry #63 = 
$$G_0^6$$

(since there is no carry-in for this group, the propagate term is not needed).



Figure 2: Example of 16-bit Carry Lookahead tree

The precomputed carries feed into 64 full adders. The output of this 64-bit adder is the final product, which gets latched into a register and completes the multiplier.

# **Cell Library**: Layout, DRC and LVS Reports

The standard cell library was created using the 65nm process. Each of our cells have a pin pitch of 0.26um and a height of 4.42um. Schematic and layout views were generated for each cell, and DRC, LVS, and PEX were run.

#### **DFF Design (Positive edged FF with Reset Pin)**



## **DFF Measured Timing characteristics**

|                   | Transition to 0 | Transition to 1 |
|-------------------|-----------------|-----------------|
| $T_{su\_dd}$      | 20ps            | 56ps            |
| T <sub>hold</sub> | -55ps           | -19ps           |
| $T_{clk \to Q}$   | 251ps           | 276ps           |



Figure 3: D-Flip Flop Measurement for Tsu\_dd(0)



Figure 4: D-Flip Flop Measurement for Tsu\_dd(1)

#### inverter



#### nor2



#### nand2



#### **mux21**



#### <u>Xor</u>



#### **AOI21**



## **OAI22**



# **Library Characterization**

After the standard cell library is completed and layouts are extracted, the library must be characterized with the Siliconsmart tool. Doing this generates a library with timing and power information about all the cells. The script runs simulations on each cell for various input slopes on all input pins and creates an output profile array from the results. After characterization, the library can be used by other tools, like Primetime, to accurately determine cell timings and power consumption with given input slopes.

This characterization process was a bit difficult in the 65nm process, since scripts had to be modified in order to work properly. The modified "siliconsmart.pl" script is included in the appendix. Here are some things we learned during the process:

- 1. The input, output and gnd pins are set as inout pins in the inst files by default. The siliconsmart.pl had to be modified for assigning the inputs as input pins, outputs as output pins and power pins (VDD and GND) as supply pins. The script had to be changed for dff to assign input D, clock and reset pins as input pins. Output Q as output pin and power pins (VDD and GND) as supply pins.
- 2. The technology file sourced in the configure.tcl script should be gf65. The name of configure.tcl has to remain the same. The Siliconsmart ACE tool does not recognize the configure script if the name changes.
- 3. The pin names are converted to uppercase by the Siliconsmart ACE tool. It is important to change the pin labels in the layout to uppercase so that they match with the standard library file.

# **Design Synthesis**

With our standard cell library complete, the verilog code is synthesized using the Design Vision tool into a structural netlist of individual logic gates from our cell library. Doing this allows the place and route tool to realize the logic using only standard gates.

| Design #1:<br>Behavioral Multiplier | 7658 Cells   |
|-------------------------------------|--------------|
| Design #2:<br>Booth-2 Algorithm     | 23,598 Cells |

#### **Verilog Waveform Verification of Synthesized Designs**

After synthesis, the structural netlist functionality is checked using the same verilog testbench. Below are waveforms showing that the synthesized designs function correctly and give the same outputs.

## 1) Behavioral Multiplier (X\*Y)

| _32x32/Y           | 50 | 50 | .5         |    | 2   | 0  | 4294967 | 4012967   |       | 2012558  |     | 888888    |    | -555555   |     | 3685896   |      | 3  |
|--------------------|----|----|------------|----|-----|----|---------|-----------|-------|----------|-----|-----------|----|-----------|-----|-----------|------|----|
| _32x32/X           | -3 | -3 | <b>-</b> 6 | i  | 3   | 63 | 4294967 | 31568     |       | 43333    |     | 888888    |    | 777786    |     | 3458678   |      | 3  |
| _32x32/clk         | 1  |    |            |    |     |    |         |           |       |          |     |           |    |           |     |           |      |    |
| _32x32/P_behav     | ×  |    | -1         | 50 | -30 | 6  | 0       | 184467415 | 31089 | 12668134 | 256 | 872101758 | 14 | 79012187  | 544 | -43210290 | 1230 | 1  |
| _32x32/P_behav_syn | ×  |    | -1         | 50 | -30 | 6  | 0       | 184467415 | 31089 | 12668134 | 256 | 872101758 | 14 | 790121876 | 544 | -43210290 | 1230 | 11 |
|                    |    |    |            |    |     |    |         |           |       |          |     |           |    |           |     |           |      | Т  |
|                    |    |    |            |    |     |    |         |           |       |          |     |           |    |           |     |           |      |    |
|                    |    |    |            |    |     |    |         |           |       |          |     |           |    |           |     |           |      |    |
|                    |    |    |            |    |     |    |         |           |       |          |     |           |    |           |     |           |      |    |
|                    |    |    |            |    |     |    |         |           |       |          |     |           |    |           |     |           |      |    |

#### 2) Booth-2 Algorithm Multiplier

| 32/Y    | 50 | 50 | 5    | 2   | <b>,</b> 0 | 4294967 | 4012967   |       | 2012558   |     | 888888    |    | -555555   |     | 3685896    |     |
|---------|----|----|------|-----|------------|---------|-----------|-------|-----------|-----|-----------|----|-----------|-----|------------|-----|
| 32/X    | -3 | -3 | -6   | 3   | 63         | 4294967 | 31568     |       | 43333     |     | 888888    |    | 777786    |     | 3458678    |     |
| 32/clk  | -1 |    |      |     |            |         |           |       |           |     |           |    |           |     |            |     |
| 32/P    | ×  |    | -150 | -30 | <b>,</b> 6 | 0       | 184467415 | 31089 | 126681342 | 256 | 872101758 | 14 | 790121876 | 544 | -432102901 | 230 |
| 2/P_syn | ×  | l  | -150 | -30 | 6          | 0       | 184467415 | 31089 | 126681342 | 256 | 872101758 | 14 | 790121876 | 544 | -432102901 | 230 |
|         |    | 1  |      |     |            |         |           |       |           |     |           |    |           |     |            |     |
|         |    |    |      |     |            |         |           |       |           |     |           |    |           |     |            |     |
|         |    |    |      |     |            |         |           |       |           |     |           |    |           |     |            |     |
|         |    |    |      |     |            |         |           |       |           |     |           |    |           |     |            |     |
|         |    | I  |      |     |            |         |           |       |           |     |           |    |           |     |            |     |

# **Timing and Power Analysis**

Primetime was used for timing and power analysis of both synthesized designs. Primetime uses the information from a standard cell library along with the synthesized structural netlist to simulate critical path timings and power consumption for the design. In order for the script to work properly, Primetime needs a path between two clocked DFFs or else the paths would be unconstrained. In the verilog code, we had to ensure there were registers on both the input and output bits.

Below are the results of the primetime script. The data arrival time reported is the worst case path for any two flip flops, so after this time all the output bits should be correct.

| clock clk (rise edge) clock network delay ( clock reconvergence p P_reg[61]/CLK (dff) library setup time data required time | ideal)<br>essimism                                                                                                                  |                                                                                                             | 0.00                                                                     | 20.00<br>0.00<br>0.00  | 20<br>20<br>20<br>19<br>19                                       | .00<br>.00<br>.00<br>.00 r<br>.91 | clock clk (rise edge)<br>clock network delay (:<br>clock reconvergence pe<br>Prod reg[33]/CLK (dff)<br>library setup time<br>data required time  | essimism<br>)                                                                                 |                                                                                                      | 0.00                                                           | 20.00<br>0.00<br>0.00                                | 26<br>26<br>26<br>19 | 0.00<br>0.00<br>0.00<br>0.00 r<br>0.93 |
|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------|------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------|----------------------|----------------------------------------|
| data required time<br>data arrival time<br>slack (MET)                                                                      |                                                                                                                                     |                                                                                                             |                                                                          |                        | -13                                                              |                                   | data required time<br>data arrival time<br>slack (MET)                                                                                           |                                                                                               |                                                                                                      |                                                                |                                                      | 19<br>- 16           | 0.93<br>0.39                           |
| Power Group                                                                                                                 |                                                                                                                                     | Switching<br>Power                                                                                          | Power                                                                    | Power                  |                                                                  | Attrs                             | Power Group                                                                                                                                      |                                                                                               | Switching<br>Power                                                                                   | Leakage<br>Power                                               |                                                      | ( %                  | ) Attı                                 |
| clock_network<br>register                                                                                                   | 1.623e-04<br>-9.797e-05<br>1.635e-04<br>0.6000<br>0.6000<br>0.6000<br>0.6000<br>0.6000<br>= 1.546e-03<br>= 2.278e-04<br>= 9.768e-07 | 0.0000<br>1.366e-03:<br>1.804e-04:<br>0.0000<br>0.0000<br>0.0000<br>0.0000<br>(87.11%<br>(12.83%<br>( 0.06% | 0.0000<br>2.604e-07<br>7.165e-07<br>0.0000<br>0.0000<br>0.0000<br>0.0000 | 1.623e-04<br>1.268e-03 | (9.14%)<br>(71.44%)<br>(19.42%)<br>(0.00%)<br>(0.00%)<br>(0.00%) |                                   | clock network register  combinational sequential memory io pad black_box  Net Switching Power Cell Internal Power Cell Leakage Power Total Power | -9.805e-05<br>4.094e-04<br>0.0000<br>0.0000<br>0.0000<br>0.0000<br>= 1.942e-05<br>= 4.736e-04 | 1.373e-03<br>5.686e-04<br>0.0000<br>0.0000<br>0.0000<br>0.0000<br>3 (80.36%<br>4 (19.66%<br>5 (0.04% | 2.604e-07<br>7.684e-07<br>0.0000<br>0.0000<br>0.0000<br>0.0000 | 1.275e-03<br>9.788e-04<br>0.0000<br>0.0000<br>0.0000 | (52.78%              | )<br>)<br>)<br>)                       |

Figure 5: PrimeTime Results for Behavioral Design #1 (Left) and Booth-2 Algorithm Design #2 (Right)

|           | Critical Path data arrival time | Total Power<br>Consumption |
|-----------|---------------------------------|----------------------------|
| Design #1 | 13.61ns                         | 1.775mW                    |
| Design #2 | 10.39ns                         | 2.416mW                    |

As expected, Design #2 with Booth-2 and CLA adder is faster than the purely behavioral Design #1. Design #2 is about 24% faster, but uses 36% more total power. This seems like a reasonable tradeoff. It is interesting to compare where the power is used. Both designs use the same amount of power for the clock network and registers, the difference is only in the combinational logic. Design #2 uses 2.84 times more power in the combinational logic, which is mostly due to the large carry lookahead trees.

# **Placement and Routing**

The Library Exchange Format file (LEF) should be extracted from virtuoso and a header file should be added to this. The encounter can read only the LEF file to understand the cell library created in virtuoso. The LEF header file that was added includes design rules like minimum width, minimum area and pitch size of metal layers and the LEF file includes abstract information of the cells in the cell library.

- Edited the via rules and pitch size in the LEF to use 65nm sizes.
- Edited pitch size and cell height in the header LEF.
- Load the LEF file and synthesized verilog file in Encounter.
- Specified the floor plan with Aspect Ratio as 1, core utilization as 0.7 and core margin as 10.
- Placed the standard cells (medium congestion effort) and filler cells in rows with a row spacing of 1.04um.
- Connected Tie-hi nets to global vdd and Tie-lo nets to global ground.
- Placed the Power Rings (width of ring: 0.78 and spacing between the rings: 1.3) and Power Stripes for every row.
- Route->Nanoroute for the routing.
- pincover.tcl was run in the terminal.
- The file was saved as Design Exchange Format file (DEF)
- Because Encounter does not export the via definitions to the DEF, a perl (addvias.pl) script was used for adding the vias as per the editing done in the LEF file.
- The DEF file is imported into virtuoso.
- A cadence SKILL script called "pins.il" was written and run from the CIW
  terminal to add the input and output pin labels to the layout view. This was
  needed so that the layout and schematic had the same number of ports in
  order to pass LVS. The Calibre tool performs the LVS test based on the
  pin labels rather than the pins placed, so having pin labels for all the input
  and output pins is important.

# Layout, DRC and LVS Reports of the Final Design

- In order to pass DRC, had to update via object sizes to 65nm rules in the .lef and .def (by modifying addvias.pl)
- To pass LVS on Design #2, had to replace some wire names in the synthesized netlist because hspice is case sensitive, but Calibre is not.



Figure 6: Final Layout, DRC report and LVS report for Design #1 Behavioral Multiplier



Figure 7: Final Layout, DRC report and LVS report for Design #2 Booth-2 Algorithm Multiplier



"Amoeba" view of Design #2, showing how each module was placed into the layout. The final adder with lookahead trees takes up nearly  $\frac{1}{4}$  of the total area.



"Amoeba" view detail, showing numerous compressors and Booth-2 PP modules

#### **Design Verification in Hspice**

After the chip layout is complete, the layout is extracted to a spice netlist and the final functionality of the chip is verified using Hspice. The Hspice test file used is included in the Appendix: "multiplier\_verification.sp". Output pins were loaded with 25fF. Each input pin was controlled by using the PWL hspice function.

Below are waveforms showing the correct functionality of both multiplier designs. For the 32-bit inputs, large numbers were chosen to exercise most of the bits. The product is reported in hexadecimal because WaveView does not display 64-bit signed decimal numbers correctly. On the first clock rising edge, the inputs are latched into the input registers. On the next clock rising edge, the outputs are latched into the output register, at the same time new inputs are latched into the input register. In this way, there is 1 clock cycle of delay before the output product becomes correct.

#### **Behavioral Multiplier (X\*Y)**

|                                           |                  |       |            | •   | ` ,              |       |                  |       |                                       |   |
|-------------------------------------------|------------------|-------|------------|-----|------------------|-------|------------------|-------|---------------------------------------|---|
|                                           | 0                | 10n 2 | !0n        | 30n | 40n              | 50n 6 | 50n              | 70n 8 | iOn                                   |   |
| # A2D.0[v(p[63-0] A2D D6D932B94FF6F65A 64 | 1712397238723DB7 |       | :          |     | 0006F988AC989DFF |       | FCA0236A02E02121 |       | *6F65A                                | I |
| " A2D.0 v(x[31:0] A2D 700635861 32        | -1848703489      |       | -707445331 |     | -1473584581      |       | 2142519642       |       | *635861                               | I |
| " A2D.0 v(y[31-0] A2D 64381268 32         | s -899254199     |       | -2775 077  |     | 165009491        |       | -1384016767      |       | 64381268                              | I |
| A2D.0 v(clk) A2D 1 1                      | b                | 7     |            |     |                  |       |                  | 1     | , , , , , , , , , , , , , , , , , , , | I |
|                                           |                  | ,     | •          | •   | •                | •     | •                |       |                                       | l |
|                                           |                  |       |            |     |                  |       |                  |       |                                       |   |

| Clock<br>Edge<br># | Time<br>Index<br>(ns) | Input Y<br>(multiplicand) | Input X<br>(multiplier) | Output Product<br>(Hexadecimal) | Output Product (Decimal)   | Correct<br>Output? |
|--------------------|-----------------------|---------------------------|-------------------------|---------------------------------|----------------------------|--------------------|
| 1                  | 20                    | -899,254,199              | -1,848,703,489          | 1712 3972 3872 3DB7             | 1,662,454,375,189,200,311  | Υ                  |
| 2                  | 40                    | -2,775,077                | -707,445,331            | 0006 F988 AC98 9DFF             | 1,963,215, 266,815         | Υ                  |
| 3                  | 60                    | 165,009,491               | -1,473,584,581          | FCA0 236A 02E0 2121             | -243,155,441,656,258,271   | Υ                  |
| 4                  | 80                    | -1,384,016,767            | 2,142,519,642           | D6D9 32B9 4FF6 F65A             | -2,965,283,108,154,837,414 | Υ                  |

# **Booth-2 Algorithm Multiplier**

|                          |                  |     | ρ , , , , ,      | 10n |                | , 2 | 0n |        | _ | 30n |                 | 40n | 1 1              | 50n |
|--------------------------|------------------|-----|------------------|-----|----------------|-----|----|--------|---|-----|-----------------|-----|------------------|-----|
| " A2D.0 v(prod[63:0] A2D | FFFFFFF8743674C  | 64h | 0000000000000000 |     | FFFFFFFFFB01A9 |     |    |        |   |     | FFFFFFFBB8860AD |     | FFFFFFFF8743674C |     |
| # A2D.0 v(p[63:0] A2D    | 0000000000000000 | 64h | 0000000000000000 | - 1 |                |     | :  |        |   |     |                 |     |                  |     |
| " A2D.0 v(mc[31-0] A2D   | -8747            | 32s | -5               | - : | -27177         |     | :  | -59170 |   |     | -48598          |     | -8747            |     |
| " A2D.0 v(mr[31-0] A2D   | 61461            | 32s | 65451            | : 1 | 42267          |     |    | 34234  |   | :   | 35124           |     | 61461            |     |
| A2D.0 v(clk) A2D         | 0                | 1b  |                  | _:  |                |     |    |        |   |     |                 | - 1 |                  | Li  |
|                          |                  |     |                  |     |                |     |    |        |   | ,   |                 |     |                  | ,   |
|                          |                  |     |                  |     |                |     |    |        |   |     |                 |     |                  |     |

| Clock<br>Edge<br># | Time<br>Index<br>(ns) | Input MC<br>(multiplicand) | Input MR<br>(multiplier) | Output Product<br>(Hexadecimal) | Output Product (Decimal) | Correct<br>Output? |
|--------------------|-----------------------|----------------------------|--------------------------|---------------------------------|--------------------------|--------------------|
| 1                  | 25                    | -5                         | 65,451                   | FFFF FFFF FFFB 01A9             | -327,255                 | Υ                  |
| 2                  | 45                    | -59,170                    | 34,234                   | FFFF FFFF 8743 674C             | -2,025,625,780           | Y                  |

Design #2 was also simulated using a clock of 11ns to show functionality at this increased speed.

|                        |                  |     | ρ , , , ,              | 5 <sub>,</sub> n | 10n |      |             | 15n   | 20r | ١ , |           | 25n        | <br>30n | <br>35n      |
|------------------------|------------------|-----|------------------------|------------------|-----|------|-------------|-------|-----|-----|-----------|------------|---------|--------------|
| A2D.0 v(prod[63:0] A2D | 038D09B02DB9674C | 64h | *58A3 0000000806405001 |                  |     |      | 007FABFD2CA | 401A9 |     |     | 25C855    | E1910760AD | - :     | *9B02DB96740 |
| A2D.0 v(mc[31-0] A2D   | 1111638570       | 32s | 16777211               | - :              |     | - 17 | 785 358889  | 1     |     |     | 404232414 | - 1        | - :     | 1111638570   |
| A2D.0 v(mr[31-0] A2D   | -1993045708      | 32s | 2141978539             | - :              |     | -15  | 524914917   | 1     |     |     | 632980922 | - 1        | - :     | -1993045708  |
| A2D.0 v(clk) A2D       | 1                | 1b  |                        | :                |     |      |             | ;     | :   |     |           | :          | - 1     |              |
|                        |                  |     |                        |                  |     |      |             |       |     |     |           |            |         |              |
|                        |                  |     |                        |                  |     |      |             |       |     |     |           |            |         |              |

| Clock<br>Edge<br># | Time<br>Index<br>(ns) | Input MC<br>(multiplicand) | Input MR<br>(multiplier) | Output Product<br>(Hexadecimal) | Output Product (Decimal)  | Correct<br>Output? |
|--------------------|-----------------------|----------------------------|--------------------------|---------------------------------|---------------------------|--------------------|
| 1                  | 12                    | 16,777,211                 | 2,141,978,539            | 007F ABFD 2CA4 01A9             | 35,936,425,906,274,729    | Y                  |
| 2                  | 23                    | -1,785,358,889             | -1,524,914,917           | 25C8 55E1 9107 60AD             | 2,722,520,402,034,647,213 | Υ                  |
| 3                  | 34                    | 404,232,414                | 632,980,922              | 038D 09B0 2DB9 674C             | 255,871,406,116,005,708   | Υ                  |

# 32-bit Multiplier Design Trade-Offs

The Booth-2 Algorithm Multiplier which uses a Carry Lookahead Adder for the final 64-bit addition is faster as compared to the Behavioral Multiplier Design. The additional hardware increases the speed by 24%. However, it increases the Total Power Consumption by 36%. The area for Design #2 is twice that of Design #1. This meets our expectation that increasing speed by using a CLA adder is very costly in terms of power and area, however it is likely still a good trade off for many applications with modern technology processes.

The Booth-2 Algorithm Multiplier uses 15 Full Adders for each column in the "compressor" stage to reduce 16 Partial Products to two rows. The 64 columns use a total of 960 Full Adders. Many of these Full Adders add zeroes. The design can further be improved by using fewer adders in the process. This would reduce the area and the power consumption, but would require significant effort to fine tune the design.

Below is a table summarizing the two designs. It is easy to see that the increased speed of Design #2 is paid for with area and power.

|                                  | Number of<br>Cells | Total Area<br>(sq. um) | Total Power<br>Consumption<br>(mW) | Data Arrival<br>Time<br>(ns) |
|----------------------------------|--------------------|------------------------|------------------------------------|------------------------------|
| Design #1<br>(Behavioral)        | 7,658              | 71,694.6               | 1.775                              | 13.61                        |
| Design #2<br>(Booth-2 Algorithm) | 23,598             | 142,637.9              | 2.416                              | 10.39                        |